# Specialization Project - Weekly meeting

Fredrik Feyling

August 28, 2020

#### Since last week





#### Since last week

Started writing script for simulating ADC and LNA Written classes for ADC, LNA and Signal Generator Function for



## Timeline

| Activity\Week             | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 | 51 | Comments                             |
|---------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--------------------------------------|
| Understand behaviour      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Control-Bounded ADC       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Python Simulation C-B ADC |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| First Python Sim Ready    |    |    |    | х  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Optimize analog           |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| filter/digital control    |    | Ш  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Second Python Sim         |    |    |    |    |    | х  |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Implement building blocks |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | To obtain estimate for power         |
| in Cadence                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | consumption                          |
| Synthesize Verilog for    |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | To obtain estimate for power         |
| digital estimation        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | consumption                          |
| First Power Estimate      |    | П  |    |    |    |    |    | x  |    |    |    |    |    |    |    |    |    |    |                                      |
| Ready                     |    | Ш  |    |    |    |    |    | ^  |    |    |    |    |    |    |    |    |    |    |                                      |
| Cadence implementation    |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Full analog part and digital control |
| Final Simulation Results  |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    | Т  |    |    |                                      |
| ready                     | ĺ  |    |    |    |    |    |    |    |    |    |    |    | Х  |    |    | ١. |    |    |                                      |
| Report writing            |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Report deadline           |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | х  | 19.12.2020                           |

Today

## Timeline

| Activity\Week             | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 | 51 | Comments                             |
|---------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--------------------------------------|
| Understand behaviour      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Control-Bounded ADC       |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Python Simulation C-B ADC |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| First Python Sim Ready    |    |    |    | х  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Optimize analog           |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| filter/digital control    |    | Ш  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Second Python Sim         |    |    |    |    |    | х  |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Implement building blocks |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | To obtain estimate for power         |
| in Cadence                |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | consumption                          |
| Synthesize Verilog for    |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | To obtain estimate for power         |
| digital estimation        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | consumption                          |
| First Power Estimate      |    | П  |    |    |    |    |    | х  |    |    |    |    |    |    |    |    |    |    |                                      |
| Ready                     |    | Ш  |    |    |    |    |    | ^  |    |    |    |    |    |    |    |    |    |    |                                      |
| Cadence implementation    |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Full analog part and digital control |
| Final Simulation Results  |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    | Т  |    |    |                                      |
| ready                     | ĺ  |    |    |    |    |    |    |    |    |    |    |    | Х  |    |    | ١. |    |    |                                      |
| Report writing            |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                                      |
| Report deadline           |    | П  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | х  | 19.12.2020                           |

Today

# Specs

Table: ADC Specs

| Parameter                | Symbol           | Value                                | Comment                |
|--------------------------|------------------|--------------------------------------|------------------------|
| Carrier Frequency        | $f_c$            | 5 MHz                                | _                      |
| Bandwidth                | ${\cal B}$       | 5 MHz                                | 2.5-7.5 MHz            |
| Effective number of bits | ENOB             | > 10 bits                            |                        |
| Noise density            | $\overline{V_n}$ | $< 10\mathrm{nV}/\sqrt{\mathrm{Hz}}$ | NF=3dB                 |
| Supply Voltage           | $V_{dd}$         | < 0.8V                               |                        |
| Power Consumption        | $P_{tot}$        | $< 50\mu W$                          | $500{\rm aJ/c.s^{12}}$ |



 $<sup>^1 \</sup>mbox{Walden FOM}$ 

<sup>&</sup>lt;sup>2</sup>Hårete mål